TY - JOUR
T1 - Charge Trapping and Emission during Bias Temperature Stressing of Schottky Gate GaN-on-Silicon HEMT Structures Targeting RF/mm Wave Power Amplifiers
AU - O'Sullivan, Barry
AU - Rathi, Aarti
AU - Alian, Alireza
AU - Yadav, Sachin
AU - Yu, Hao
AU - Sibaja-Hernandez, Arturo
AU - Peralagu, Uthayasankaran
AU - Parvais, Bertrand
AU - Chasin, Adrian
AU - Collaert, Nadine
N1 - Publisher Copyright:
© 2024 by the authors.
PY - 2024/7/24
Y1 - 2024/7/24
N2 - For operation as power amplifiers in RF applications, high electron mobility transistor (HEMT) structures are subjected to a range of bias conditions, applied at both the gate and drain terminals, as the device is biased from the OFF- to ON-state conditions. The stability of the device threshold voltage (Vt) condition is imperative from a circuit-design perspective and is the focus of this study, where stresses in both the ON and OFF states are explored. We see rapid positive threshold voltage increases under negative bias stress and subsequent recovery (i.e., Vt reduces), whereas conversely, we see a negative Vt shift under positive stress and Vt increase during the subsequent relaxation phase. These effects are correlated with the thickness of the GaN layer and ultimately result from the deep carbon-acceptor levels in the C-GaN back barrier incorporated to screen the buffer between the silicon substrate and the epitaxially grown GaN layer. Methods to mitigate this effect are explored, and the consequences are discussed.
AB - For operation as power amplifiers in RF applications, high electron mobility transistor (HEMT) structures are subjected to a range of bias conditions, applied at both the gate and drain terminals, as the device is biased from the OFF- to ON-state conditions. The stability of the device threshold voltage (Vt) condition is imperative from a circuit-design perspective and is the focus of this study, where stresses in both the ON and OFF states are explored. We see rapid positive threshold voltage increases under negative bias stress and subsequent recovery (i.e., Vt reduces), whereas conversely, we see a negative Vt shift under positive stress and Vt increase during the subsequent relaxation phase. These effects are correlated with the thickness of the GaN layer and ultimately result from the deep carbon-acceptor levels in the C-GaN back barrier incorporated to screen the buffer between the silicon substrate and the epitaxially grown GaN layer. Methods to mitigate this effect are explored, and the consequences are discussed.
UR - http://www.scopus.com/inward/record.url?scp=85202444047&partnerID=8YFLogxK
U2 - 10.3390/mi15080951
DO - 10.3390/mi15080951
M3 - Article
C2 - 39203602
SN - 2072-666X
VL - 15
JO - Micromachines
JF - Micromachines
IS - 8
M1 - 951
ER -