Charge Trapping and Emission during Bias Temperature Stressing of Schottky Gate GaN-on-Silicon HEMT Structures Targeting RF/mm Wave Power Amplifiers

Barry O'Sullivan, Aarti Rathi, Alireza Alian, Sachin Yadav, Hao Yu, Arturo Sibaja-Hernandez, Uthayasankaran Peralagu, Bertrand Parvais, Adrian Chasin, Nadine Collaert

Research output: Contribution to journalArticlepeer-review

3 Citations (Scopus)
4 Downloads (Pure)

Abstract

For operation as power amplifiers in RF applications, high electron mobility transistor (HEMT) structures are subjected to a range of bias conditions, applied at both the gate and drain terminals, as the device is biased from the OFF- to ON-state conditions. The stability of the device threshold voltage (Vt) condition is imperative from a circuit-design perspective and is the focus of this study, where stresses in both the ON and OFF states are explored. We see rapid positive threshold voltage increases under negative bias stress and subsequent recovery (i.e., Vt reduces), whereas conversely, we see a negative Vt shift under positive stress and Vt increase during the subsequent relaxation phase. These effects are correlated with the thickness of the GaN layer and ultimately result from the deep carbon-acceptor levels in the C-GaN back barrier incorporated to screen the buffer between the silicon substrate and the epitaxially grown GaN layer. Methods to mitigate this effect are explored, and the consequences are discussed.

Original languageEnglish
Article number951
Number of pages13
JournalMicromachines
Volume15
Issue number8
DOIs
Publication statusPublished - 24 Jul 2024

Bibliographical note

Publisher Copyright:
© 2024 by the authors.

Fingerprint

Dive into the research topics of 'Charge Trapping and Emission during Bias Temperature Stressing of Schottky Gate GaN-on-Silicon HEMT Structures Targeting RF/mm Wave Power Amplifiers'. Together they form a unique fingerprint.

Cite this